# Chapter 15

# Timer\_A

Timer\_A is a 16-bit timer/counter with multiple capture/compare registers. This chapter describes Timer\_A. This chapter describes the operation of the Timer\_A of the MSP430x4xx device family.

# Topic

#### Page

| 15.1 | Timer_A Introduction | 15-2 |
|------|----------------------|------|
| 15.2 | Timer_A Operation    | 15-4 |
| 15.3 | Timer_A Registers 1  | 5-19 |

# 15.1 Timer\_A Introduction

Timer\_A is a 16-bit timer/counter with three or five capture/compare registers. Timer\_A can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Timer\_A features include:

- Asynchronous 16-bit timer/counter with four operating modes
- Selectable and configurable clock source
- □ Three or five configurable capture/compare registers
- Configurable outputs with PWM capability
- Asynchronous input and output latching
- Interrupt vector register for fast decoding of all Timer\_A interrupts

The block diagram of Timer\_A is shown in Figure 15-1.

#### Note: Use of the Word Count

*Count* is used throughout this chapter. It means the counter must be in the process of counting for the action to take place. If a particular value is directly written to the counter, then an associated action does not take place.

## Note: Second Timer\_A On Select Devices

MSP430x415, MSP430x417, and MSP430xW42x devices implement a second Timer\_A with five capture/compare registers. On these devices, both Timer\_A modules are identical in function, except for the additional capture/compare registers.



Figure 15–1. Timer\_A Block Diagram

# 15.2 Timer\_A Operation

The Timer\_A module is configured with user software. The setup and operation of Timer\_A is discussed in the following sections.

#### 15.2.1 16-Bit Timer Counter

The 16-bit timer/counter register, TAR, increments or decrements (depending on mode of operation) with each rising edge of the clock signal. TAR can be read or written with software. Additionally, the timer can generate an interrupt when it overflows.

TAR may be cleared by setting the TACLR bit. Setting TACLR also clears the clock divider and count direction for up/down mode.

#### Note: Modifying Timer\_A Registers

It is recommended to stop the timer before modifying its operation (with exception of the interrupt enable, interrupt flag, and TACLR) to avoid errant operating conditions.

When the timer clock is asynchronous to the CPU clock, any read from TAR should occur while the timer is not operating or the results may be unpredictable. Alternatively, the timer may be read multiple times while operating, and a majority vote taken in software to determine the correct reading. Any write to TAR takes effect immediately.

#### **Clock Source Select and Divider**

The timer clock can be sourced from ACLK, SMCLK, or externally via TACLK or INCLK. The clock source is selected with the TASSELx bits. The selected clock source may be passed directly to the timer or divided by 2, 4, or 8 using the IDx bits. The clock divider is reset when TACLR is set.

## 15.2.2 Starting the Timer

The timer may be started or restarted in the following ways:

- $\Box$  The timer counts when MCx > 0 and the clock source is active.
- ❑ When the timer mode is either up or up/down, the timer may be stopped by writing 0 to TACCR0. The timer may then be restarted by writing a nonzero value to TACCR0. In this scenario, the timer starts incrementing in the up direction from zero.

#### 15.2.3 Timer Mode Control

The timer has four modes of operation as described in Table 15–1: stop, up, continuous, and up/down. The operating mode is selected with the MCx bits.

| MCx | Mode       | Description                                                                            |
|-----|------------|----------------------------------------------------------------------------------------|
| 00  | Stop       | The timer is halted.                                                                   |
| 01  | Up         | The timer repeatedly counts from zero to the value of TACCR0.                          |
| 10  | Continuous | The timer repeatedly counts from zero to 0FFFFh.                                       |
| 11  | Up/down    | The timer repeatedly counts from zero up to the value of TACCR0 and back down to zero. |

#### Table 15–1. Timer Modes

# Up Mode

The up mode is used if the timer period must be different from 0FFFFh counts. The timer repeatedly counts up to the value of compare register TACCR0, which defines the period, as shown in Figure 15–2. The number of timer counts in the period is TACCR0+1. When the timer value equals TACCR0 the timer restarts counting from zero. If up mode is selected when the timer value is greater than TACCR0, the timer immediately restarts counting from zero.





The TACCR0 CCIFG interrupt flag is set when the timer *counts* to the TACCR0 value. The TAIFG interrupt flag is set when the timer *counts* from TACCR0 to zero. Figure 15–3 shows the flag set cycle.

Figure 15–3. Up Mode Flag Setting



# Changing the Period Register TACCR0

When changing TACCR0 while the timer is running, if the new period is greater than or equal to the old period or greater than the current count value, the timer counts up to the new period. If the new period is less than the current count value, the timer rolls to zero. However, one additional count may occur before the counter rolls to zero.

# **Continuous Mode**

In the continuous mode, the timer repeatedly counts up to 0FFFFh and restarts from zero as shown in Figure 15–4. The capture/compare register TACCR0 works the same way as the other capture/compare registers.

Figure 15–4. Continuous Mode



The TAIFG interrupt flag is set when the timer *counts* from 0FFFFh to zero. Figure 15–5 shows the flag set cycle.

Figure 15–5. Continuous Mode Flag Setting



## Use of the Continuous Mode

The continuous mode can be used to generate independent time intervals and output frequencies. Each time an interval is completed, an interrupt is generated. The next time interval is added to the TACCRx register in the interrupt service routine. Figure 15–6 shows two separate time intervals  $t_0$  and  $t_1$  being added to the capture/compare registers. In this usage, the time interval is controlled by hardware, not software, without impact from interrupt latency. Up to three (Timer\_A3) or five (Timer\_A5) independent time intervals or output frequencies can be generated using capture/compare registers.

Figure 15-6. Continuous Mode Time Intervals



Time intervals can be produced with other modes as well, where TACCR0 is used as the period register. Their handling is more complex since the sum of the old TACCRx data and the new period can be higher than the TACCR0 value. When the previous TACCRx value plus  $t_x$  is greater than the TACCR0 data, the TACCR0 value must be subtracted to obtain the correct time interval.

# **Up/Down Mode**

The up/down mode is used if the timer period must be different from 0FFFFh counts, and if symmetrical pulse generation is needed. The timer repeatedly counts up to the value of compare register TACCR0 and back down to zero, as shown in Figure 15–7. The period is twice the value in TACCR0.

Figure 15–7. Up/Down Mode



The count direction is latched. This allows the timer to be stopped and then restarted in the same direction it was counting before it was stopped. If this is not desired, the TACLR bit must be set to clear the direction. The TACLR bit also clears the TAR value and the clock divider.

In up/down mode, the TACCR0 CCIFG interrupt flag and the TAIFG interrupt flag are set only once during a period, separated by 1/2 the timer period. The TACCR0 CCIFG interrupt flag is set when the timer *counts* from TACCR0 – 1 to TACCR0, and TAIFG is set when the timer completes *counting* down from 0001h to 0000h. Figure 15–8 shows the flag set cycle.

Figure 15-8. Up/Down Mode Flag Setting



#### Changing the Period Register TACCR0

When changing TACCR0 while the timer is running and counting in the down direction, the timer continues its descent until it reaches zero. The value in TACCR0 is latched into TACL0 immediately; however, the new period takes effect after the counter counts down to zero.

When the timer is counting in the up direction and the new period is greater than or equal to the old period or greater than the current count value, the timer counts up to the new period before counting down. When the timer is counting in the up direction, and the new period is less than the current count value, the timer begins counting down. However, one additional count may occur before the counter begins counting down.

#### Use of the Up/Down Mode

The up/down mode supports applications that require dead times between output signals (See section *Timer\_A Output Unit*). For example, to avoid overload conditions, two outputs driving an H-bridge must never be in a high state simultaneously. In the example shown in Figure 15–9 the  $t_{dead}$  is:

|       | $t_{dead} = t_{timer} \times (TACCR1 - TACCR2)$ |                                                    |  |  |  |  |  |
|-------|-------------------------------------------------|----------------------------------------------------|--|--|--|--|--|
| With: | t <sub>dead</sub>                               | Time during which both outputs need to be inactive |  |  |  |  |  |
|       | t <sub>timer</sub>                              | Cycle time of the timer clock                      |  |  |  |  |  |
|       | TACCRx                                          | Content of capture/compare register x              |  |  |  |  |  |
|       |                                                 |                                                    |  |  |  |  |  |

The TACCRx registers are not buffered. They update immediately when written to. Therefore, any required dead time is not maintained automatically.





#### 15.2.4 Capture/Compare Blocks

Three or five identical capture/compare blocks, TACCRx, are present in Timer\_A. Any of the blocks may be used to capture the timer data or to generate time intervals.

#### **Capture Mode**

The capture mode is selected when CAP = 1. Capture mode is used to record time events. It can be used for speed computations or time measurements. The capture inputs CCIxA and CCIxB are connected to external pins or internal signals and are selected with the CCISx bits. The CMx bits select the capture edge of the input signal as rising, falling, or both. A capture occurs on the selected edge of the input signal. If a capture occurs:

The timer value is copied into the TACCRx register

The interrupt flag CCIFG is set

The input signal level can be read at any time via the CCI bit. MSP430x4xx family devices may have different signals connected to CCIxA and CCIxB. See the device-specific data sheet for the connections of these signals.

The capture signal can be asynchronous to the timer clock and cause a race condition. Setting the SCS bit synchronizes the capture with the next timer clock. Setting the SCS bit to synchronize the capture signal with the timer clock is recommended. This is illustrated in Figure 15–10.

Figure 15–10. Capture Signal (SCS=1)



Overflow logic is provided in each capture/compare register to indicate if a second capture was performed before the value from the first capture was read. Bit COV is set when this occurs as shown in Figure 15–11. COV must be reset with software.

# Figure 15–11. Capture Cycle



#### Capture Initiated by Software

Captures can be initiated by software. The CMx bits can be set for capture on both edges. Software then sets CCIS1 = 1 and toggles bit CCIS0 to switch the capture signal between  $V_{CC}$  and GND, initiating a capture each time CCIS0 changes state:

| MOV | <pre>#CAP+SCS+CCIS1+CM_3,&amp;TACCTLx</pre> | Setup TACCTLx |
|-----|---------------------------------------------|---------------|
| XOR | <pre>#CCIS0,&amp;TACCTLx ;</pre>            | TACCTLX = TAR |

#### **Compare Mode**

The compare mode is selected when CAP = 0. The compare mode is used to generate PWM output signals or interrupts at specific time intervals. When TAR *counts* to the value in a TACCRx:

- Interrupt flag CCIFG is set
- Internal signal EQUx = 1
- EQUx affects the output according to the output mode
- The input signal CCI is latched into SCCI

## 15.2.5 Output Unit

Each capture/compare block contains an output unit. The output unit is used to generate output signals such as PWM signals. Each output unit has eight operating modes that generate signals based on the EQU0 and EQUx signals.

# **Output Modes**

The output modes are defined by the OUTMODx bits and are described in Table 15–2. The OUTx signal is changed with the rising edge of the timer clock for all modes except mode 0. Output modes 2, 3, 6, and 7 are not useful for output unit 0, because EQUx = EQU0.

| Table | 15–2. | Output | Modes |
|-------|-------|--------|-------|
|-------|-------|--------|-------|

| OUTMODx | Mode         | Description                                                                                                                                                                     |
|---------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000     | Output       | The output signal OUTx is defined by the OUTx bit. The OUTx signal updates immediately when OUTx is updated.                                                                    |
| 001     | Set          | The output is set when the timer <i>counts</i> to the TACCRx value. It remains set until a reset of the timer, or until another output mode is selected and affects the output. |
| 010     | Toggle/Reset | The output is toggled when the timer <i>counts</i> to the TACCRx value. It is reset when the timer <i>counts</i> to the TACCR0 value.                                           |
| 011     | Set/Reset    | The output is set when the timer <i>counts</i> to the TACCRx value. It is reset when the timer <i>counts</i> to the TACCR0 value.                                               |
| 100     | Toggle       | The output is toggled when the timer <i>counts</i> to the TACCRx value. The output period is double the timer period.                                                           |
| 101     | Reset        | The output is reset when the timer <i>counts</i> to<br>the TACCRx value. It remains reset until<br>another output mode is selected and affects<br>the output.                   |
| 110     | Toggle/Set   | The output is toggled when the timer <i>counts</i> to the TACCRx value. It is set when the timer <i>counts</i> to the TACCR0 value.                                             |
| 111     | Reset/Set    | The output is reset when the timer <i>counts</i> to the TACCRx value. It is set when the timer <i>counts</i> to the TACCR0 value.                                               |

#### Output Example—Timer in Up Mode

The OUTx signal is changed when the timer *counts* up to the TACCRx value, and rolls from TACCR0 to zero, depending on the output mode. An example is shown in Figure 15–12 using TACCR0 and TACCR1.

Figure 15–12. Output Example—Timer in Up Mode



#### **Output Example—Timer in Continuous Mode**

The OUTx signal is changed when the timer reaches the TACCRx and TACCR0 values, depending on the output mode. An example is shown in Figure 15–13 using TACCR0 and TACCR1.

Figure 15–13. Output Example—Timer in Continuous Mode



#### Output Example—Timer in Up/Down Mode

The OUTx signal changes when the timer equals TACCRx in either count direction and when the timer equals TACCR0, depending on the output mode. An example is shown in Figure 15–14 using TACCR0 and TACCR2.





#### Note: Switching Between Output Modes

When switching between output modes, one of the OUTMODx bits should remain set during the transition, unless switching to mode 0. Otherwise, output glitching can occur because a NOR gate decodes output mode 0. A safe method for switching between output modes is to use output mode 7 as a transition state:

BIS #OUTMOD\_7,&TACCTLx ; Set output mode=7 BIC #OUTMODx,&TACCTLx ; Clear unwanted bits

## 15.2.6 Timer\_A Interrupts

Two interrupt vectors are associated with the 16-bit Timer\_A module:

- TACCR0 interrupt vector for TACCR0 CCIFG
- TAIV interrupt vector for all other CCIFG flags and TAIFG

In capture mode any CCIFG flag is set when a timer value is captured in the associated TACCRx register. In compare mode, any CCIFG flag is set if TAR *counts* to the associated TACCRx value. Software may also set or clear any CCIFG flag. All CCIFG flags request an interrupt when their corresponding CCIE bit and the GIE bit are set.

#### **TACCR0** Interrupt

The TACCR0 CCIFG flag has the highest Timer\_A interrupt priority and has a dedicated interrupt vector as shown in Figure 15–15. The TACCR0 CCIFG flag is automatically reset when the TACCR0 interrupt request is serviced.





#### **TAIV, Interrupt Vector Generator**

The TACCR1 CCIFG, TACCR2 CCIFG, and TAIFG flags are prioritized and combined to source a single interrupt vector. The interrupt vector register TAIV is used to determine which flag requested an interrupt.

The highest priority enabled interrupt generates a number in the TAIV register (see register description). This number can be evaluated or added to the program counter to automatically enter the appropriate software routine. Disabled Timer\_A interrupts do not affect the TAIV value.

Any access, read or write, of the TAIV register automatically resets the highest pending interrupt flag. If another interrupt flag is set, another interrupt is immediately generated after servicing the initial interrupt. For example, if the TACCR1 and TACCR2 CCIFG flags are set when the interrupt service routine accesses the TAIV register, TACCR1 CCIFG is reset automatically. After the RETI instruction of the interrupt service routine is executed, the TACCR2 CCIFG flag generates another interrupt.

#### TAIV Software Example

The following software example shows the recommended use of TAIV and the handling overhead. The TAIV value is added to the PC to automatically jump to the appropriate routine.

The numbers at the right margin show the necessary CPU cycles for each instruction. The software overhead for different interrupt sources includes interrupt latency and return-from-interrupt cycles, but not the task handling itself. The latencies are:

| <ul> <li>Captur</li> <li>Captur</li> <li>Timer</li> </ul> | e/compa<br>e/compa<br>overflow | are block TACCR<br>are blocks TACCI<br>TAIFG | 0<br>71 | , TACCR2 16 cycles<br>14 cycles |        |
|-----------------------------------------------------------|--------------------------------|----------------------------------------------|---------|---------------------------------|--------|
| ; Interr                                                  | upt han<br>HND                 | dler for TACC                                | CR      | ) CCIFG. Cycl                   | Les    |
| ;                                                         | <br>RETI                       | ; Start c                                    | of      | handler Interrupt latency       | 6<br>5 |
| ; Interr                                                  | upt han                        | dler for TAII                                | G,      | , TACCR1 and TACCR2 CCIFG.      |        |
| TA HND                                                    |                                |                                              | ;       | Interrupt latency               | 6      |
| -                                                         | ADD                            | &TAIV,PC                                     | ;       | Add offset to Jump table        | 3      |
|                                                           | RETI                           |                                              | ;       | Vector 0: No interrupt          | 5      |
|                                                           | JMP                            | CCIFG_1_HND                                  | ;       | Vector 2: TACCR1                | 2      |
|                                                           | JMP                            | CCIFG_2_HND                                  | ;       | Vector 4: TACCR2                | 2      |
|                                                           | RETI                           |                                              | ;       | Vector 6: Reserved              | 5      |
|                                                           | RETI                           |                                              | ;       | Vector 8: Reserved              | 5      |
| TAIFG_HN                                                  | D                              |                                              | ;       | Vector 10: TAIFG Flag           |        |
|                                                           | •••                            |                                              | ;       | Task starts here                |        |
|                                                           | RETI                           |                                              |         |                                 | 5      |
| CCIFG_2_                                                  | HND                            |                                              | ;       | Vector 4: TACCR2                |        |
|                                                           | •••                            |                                              | ;       | Task starts here                |        |
|                                                           | RETI                           |                                              | ;       | Back to main program            | 5      |
| CCIFG_1_                                                  | HND                            |                                              | ;       | Vector 2: TACCR1                |        |
|                                                           | •••                            |                                              | ;       | Task starts here                |        |
|                                                           | RETI                           |                                              | ;       | Back to main program            | 5      |

# 15.3 Timer\_A Registers

The Timer\_A registers are listed in Table 15–3 and Table 15–4.

# Table 15–3. Timer\_A3 Registers

| Register                                                                 | Short Form           | Register Type | Address | Initial State  |
|--------------------------------------------------------------------------|----------------------|---------------|---------|----------------|
| Timer_A control<br>Timer0_A3 Control                                     | TACTL/<br>TAOCTL     | Read/write    | 0160h   | Reset with POR |
| Timer_A counter<br>Timer0_A3 counter                                     | TAR/<br>TA0R         | Read/write    | 0170h   | Reset with POR |
| Timer_A capture/compare control 0<br>Timer0_A3 capture/compare control 0 | TACCTL0/<br>TA0CCTL  | Read/write    | 0162h   | Reset with POR |
| Timer_A capture/compare 0<br>Timer0_A3 capture/compare 0                 | TACCR0/<br>TA0CCR0   | Read/write    | 0172h   | Reset with POR |
| Timer_A capture/compare control 1<br>Timer0_A3 capture/compare control 1 | TACCTL1/<br>TA0CCTL1 | Read/write    | 0164h   | Reset with POR |
| Timer_A capture/compare 1<br>Timer0_A3 capture/compare 1                 | TACCR1/<br>TA0CCR1   | Read/write    | 0174h   | Reset with POR |
| Timer_A capture/compare control 2<br>Timer0_A3 capture/compare control 2 | TACCTL2/<br>TA0CCTL2 | Read/write    | 0166h   | Reset with POR |
| Timer_A capture/compare 2<br>Timer0_A3 capture/compare 2                 | TACCR2/<br>TA0CCR2   | Read/write    | 0176h   | Reset with POR |
| Timer_A interrupt vector<br>Timer0_A3 interrupt vector                   | TAIV/<br>TA0IV       | Read only     | 012Eh   | Reset with POR |

# Table 15–4. Timer1\_A5 Registers

| Register                            | Short Form | Register Type | Address | Initial State  |
|-------------------------------------|------------|---------------|---------|----------------|
| Timer1_A5 control                   | TA1CTL     | Read/write    | 0180h   | Reset with POR |
| Timer1_A5 counter                   | TA1R       | Read/write    | 0190h   | Reset with POR |
| Timer1_A5 capture/compare control 0 | TA1CCTL0   | Read/write    | 0182h   | Reset with POR |
| Timer1_A5 capture/compare 0         | TA1CCR0    | Read/write    | 0192h   | Reset with POR |
| Timer1_A5 capture/compare control 1 | TA1CCTL1   | Read/write    | 0184h   | Reset with POR |
| Timer1_A5 capture/compare 1         | TA1CCR1    | Read/write    | 0194h   | Reset with POR |
| Timer1_A5 capture/compare control 2 | TA1CCTL2   | Read/write    | 0186h   | Reset with POR |
| Timer1_A5 capture/compare 2         | TA1CCR2    | Read/write    | 0196h   | Reset with POR |
| Timer1_A5 capture/compare control 3 | TA1CCTL3   | Read/write    | 0188h   | Reset with POR |
| Timer1_A5 capture/compare 3         | TA1CCR3    | Read/write    | 0198h   | Reset with POR |
| Timer1_A5 capture/compare control 4 | TA1CCTL4   | Read/write    | 018Ah   | Reset with POR |
| Timer1_A5 capture/compare 4         | TA1CCR4    | Read/write    | 019Ah   | Reset with POR |
| Timer1_A5 interrupt Vector          | TA1IV      | Read only     | 011Eh   | Reset with POR |

| 15      | 14            | 13                                                                                  | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 11             | 10             | 9          | 8      |  |
|---------|---------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|------------|--------|--|
|         | Unused        |                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |                | TASS       | SELx   |  |
| rw–(0)  | rw–(0)        | rw–(0)                                                                              | rw–(0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | rw–(0)         | rw–(0)         | rw–(0)     | rw–(0) |  |
| 7       | 6             | 5                                                                                   | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3              | 2              | 1          | 0      |  |
|         | IDx           | м                                                                                   | Cx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Unused         | TACLR          | TAIE       | TAIFG  |  |
| rw–(0)  | rw–(0)        | rw–(0)                                                                              | rw–(0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | rw–(0)         | w-(0)          | rw–(0)     | rw–(0) |  |
| Unused  | Bits<br>15-10 | Unused                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |                |            |        |  |
| TASSELx | Bits<br>9-8   | Timer_A clock source select<br>00 TACLK<br>01 ACLK<br>10 SMCLK<br>11 Inverted TACLK |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |                |            |        |  |
| IDx     | Bits<br>7-6   | Input divider.<br>00 /1<br>01 /2<br>10 /4<br>11 /8                                  | These bits se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | elect the divi | der for the in | put clock. |        |  |
| MCx     | Bits<br>5-4   | Mode control<br>power.<br>00 Stop mod<br>01 Up mod<br>10 Continu<br>11 Up/down      | Node control. Setting MCx = 00h when Timer_A is not in use conservesNower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower.Nower. |                |                |            |        |  |
| Unused  | Bit 3         | Unused                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |                |            |        |  |
| TACLR   | Bit 2         | Timer_A clea<br>direction. The                                                      | Timer_A clear. Setting this bit resets TAR, the clock divider, and the count direction. The TACLR bit is automatically reset and is always read as zero.                                                                                                                                                                                                                                                                                                                                                                                                                   |                |                |            |        |  |
| TAIE    | Bit 1         | Timer_A inter<br>0 Interrup<br>1 Interrup                                           | mer_A interrupt enable. This bit enables the TAIFG interrupt request.<br>Interrupt disabled<br>Interrupt enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                |                |            |        |  |
| TAIFG   | Bit 0         | Timer_A inter<br>0 No inter<br>1 Interrup                                           | her_A interrupt flag<br>No interrupt pending<br>Interrupt pending                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |                |            |        |  |

# TACTL, Timer\_A Control Register

# TAR, Timer\_A Register



TARxBitsTimer\_A register. The TAR register is the count of Timer\_A.15-0

# TACCRx, Timer\_A Capture/Compare Register x

| - | 15     | 14     | 13     | 12     | 11     | 10     | 9      | 8      |  |  |
|---|--------|--------|--------|--------|--------|--------|--------|--------|--|--|
|   | TACCRx |        |        |        |        |        |        |        |  |  |
|   | rw–(0) |  |  |
|   |        |        |        |        | 1      |        |        |        |  |  |
|   | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |  |  |
|   | TACCRx |        |        |        |        |        |        |        |  |  |
|   | rw-(0) | rw–(0) |  |  |

TACCRx Bits Timer\_A capture/compare register.

15-0 Compare mode: TACCRx holds the data for the comparison to the timer value in the Timer\_A Register, TAR. Capture mode: The Timer\_A Register, TAR, is copied into the TACCRx register when a capture is performed.

| 15      | 14           | 13                                                                                                                                                 | 12                                                                                                                                                                                                    | 11                        | 10                           | 9                       | 8             |  |
|---------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------|-------------------------|---------------|--|
| с       | Mx           | сс                                                                                                                                                 | ISx                                                                                                                                                                                                   | scs                       | SCCI                         | Unused                  | САР           |  |
| rw–(0)  | rw–(0)       | rw–(0)                                                                                                                                             | rw–(0)                                                                                                                                                                                                | rw-(0)                    | r                            | rO                      | rw–(0)        |  |
| 7       | 6            | 5                                                                                                                                                  | 4                                                                                                                                                                                                     | 3                         | 2                            | 1                       | 0             |  |
|         | OUTMOD       | x                                                                                                                                                  | CCIE                                                                                                                                                                                                  | CCI                       | OUT                          | cov                     | CCIFG         |  |
| rw–(0)  | rw–(0)       | rw–(0)                                                                                                                                             | rw–(0)                                                                                                                                                                                                | r                         | rw–(0)                       | rw–(0)                  | rw–(0)        |  |
| СМх     | Bit<br>15-14 | Capture mode<br>00 No capture<br>01 Capture on rising edge<br>10 Capture on falling edge<br>11 Capture on both rising and falling edges            |                                                                                                                                                                                                       |                           |                              |                         |               |  |
| CCISx   | Bit<br>13-12 | Capture/comp<br>See the device<br>00 CCIxA<br>01 CCIxB<br>10 GND<br>11 V <sub>CC</sub>                                                             | Capture/compare input select. These bits select the TACCRx input signal.<br>See the device-specific data sheet for specific signal connections.<br>OCCIxA<br>O1 CCIxB<br>10 GND<br>11 V <sub>CC</sub> |                           |                              |                         |               |  |
| SCS     | Bit 11       | Synchronize c<br>signal with the<br>0 Asynchro<br>1 Synchro                                                                                        | apture sourc<br>timer clock.<br>onous captu<br>nous capture                                                                                                                                           | e. This bit is<br>re<br>e | used to sync                 | chronize the o          | capture input |  |
| SCCI    | Bit 10       | Synchronized<br>latched with th                                                                                                                    | capture/cor<br>le EQUx sig                                                                                                                                                                            | npare input               | . The selec<br>be read via t | ted CCI inp<br>his bit. | out signal is |  |
| Unused  | Bit 9        | Unused. Read                                                                                                                                       | l only. Alway                                                                                                                                                                                         | s read as 0.              |                              |                         |               |  |
| САР     | Bit 8        | Capture mode<br>0 Compare<br>1 Capture                                                                                                             | Capture mode<br>0 Compare mode<br>1 Capture mode                                                                                                                                                      |                           |                              |                         |               |  |
| OUTMODx | Bits<br>7-5  | Output mode.<br>EQUx = EQU0<br>000 OUT bit<br>001 Set<br>010 Toggle/rd<br>011 Set/rese<br>100 Toggle<br>101 Reset<br>110 Toggle/s<br>111 Reset/set | Modes 2, 3,<br>).<br>value<br>eset<br>t<br>et                                                                                                                                                         | 6, and 7 are              | e not useful f               | or TACCR0               | because       |  |

# TACCTLx, Capture/Compare Control Register

| CCIE  | Bit 4 | Capture/compare interrupt enable. This bit enables the interrupt request of<br>the corresponding CCIFG flag.<br>0 Interrupt disabled<br>1 Interrupt enabled            |  |  |  |
|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| CCI   | Bit 3 | Capture/compare input. The selected input signal can be read by this bit.                                                                                              |  |  |  |
| OUT   | Bit 2 | Output. For output mode 0, this bit directly controls the state of the output.<br>0 Output low<br>1 Output high                                                        |  |  |  |
| COV   | Bit 1 | Capture overflow. This bit indicates a capture overflow occurred. COV must<br>be reset with software.<br>0 No capture overflow occurred<br>1 Capture overflow occurred |  |  |  |
| CCIFG | Bit 0 | Capture/compare interrupt flag<br>0 No interrupt pending<br>1 Interrupt pending                                                                                        |  |  |  |

# TAIV, Timer\_A Interrupt Vector Register

| 15 | 14 | 13 | 12 | 11    | 10    | 9     | 8  |
|----|----|----|----|-------|-------|-------|----|
| 0  | 0  | 0  | 0  | 0     | 0     | 0     | 0  |
| rO | rO | rO | rO | rO    | rO    | rO    | rO |
| 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0  |
| 0  | 0  | 0  | 0  |       | TAIVx |       | 0  |
| rO | rO | rO | rO | r–(0) | r–(0) | r–(0) | rO |

 TAIVx
 Bits
 Timer\_A interrupt vector value

 15-0
 15-0
 15-0

| TAIV Contents | Interrupt Source               | Interrupt Flag | Interrupt<br>Priority |
|---------------|--------------------------------|----------------|-----------------------|
| 00h           | No interrupt pending           | -              |                       |
| 02h           | Capture/compare 1              | TACCR1 CCIFG   | Highest               |
| 04h           | Capture/compare 2              | TACCR2 CCIFG   |                       |
| 06h           | Capture/compare 3 <sup>†</sup> | TACCR3 CCIFG   |                       |
| 08h           | Capture/compare 4 <sup>†</sup> | TACCR4 CCIFG   |                       |
| 0Ah           | Timer overflow                 | TAIFG          |                       |
| 0Ch           | Reserved                       | -              |                       |
| 0Eh           | Reserved                       | -              | Lowest                |

<sup>†</sup> Timer1\_A5 only